```
Date: July 14, 2024
   1
       Name Lamin Jammeh
   2
       CLass: EE417 Summer 2024
   3
       Lesson 09 HW Question 2
   4
   5
       Group: Ron Kalin/ Lamin Jammeh
   6
       Project Description: This module is Differentiator, it finds the difference between
   7
       adjacent sample
                   ·----*/
   8
   9
  10
       module Differentiator #(parameter word_size = 8)
  11
  12
                             output [word_size-1:0] Data_out,
  13
                             input
                                    [word_size-1:0] Data_in,
  14
                                                  hold, clock, reset
                             input
  15
  16
  17
       // Internal registers and wires
       reg [word_size-1:0] buffer; // Internal register for buffer
  18
  19
  20
       // Assign the formula for Data_out
  21
       assign Data_out = Data_in - buffer;
  22
  23
       always @(posedge clock)
  24
         begin
  25
            if (reset)
  26
  27
              @ high reset the following will occur
  28
               ** buffer goes to zero
               ** Data_in will keep its value since it is an external input but the buffer will
  29
       remain zero
  30
              ** Data_out will still be [Data_in - buffer] but since buffer is zero therefore
       Data_out will be Data_in
  31
              ** This Means that no filtering is occurring at high reset
  32
       _____
  33
                buffer \leq 0; // when reset is high, and clock is rising, buffer \leq 0
  34
            else if (hold) /*-----
  35
  36
               @ low rest and hold = 1 the following will happen
  37
               **buffer Keeps it current value
  38
  39
               ** Data_in is not transfered to buffer
               ** Data_out is still equal to [Data_in - buffer] but
  40
               ** therefore @ hold = 1 the buffer is not updated
  41
  42
                buffer <= buffer; // when hold is high, reset is low, and clock is rising, buffer
  43
       remains unchanged
  44
            else
  45
                @ hold = 0 and reset = 0 the following will occur
  46
  47
                ** buffer will store the previous Data_in value
                ** Data_out will be (Data_in - buffer)
  48
                ** therefore the buffer is update when hold is low and reset is low
  49
  50
                buffer <= Data_in; // When hold is low, reset is low, and clock is rising, buffer
  51
       <= Data_in
  52
         end
  53
  54
       endmodule
```



```
/*----
 2
    Name Lamin Jammeh
 3
    CLass: EE417 Summer 2024
    Lesson 09 HW Question 2
    Group: Ron Kalin/ Lamin Jammeh
    Project Description: Test-Bench for the Differentiator Module
8
    module Differentiator_tb ();
9
10
    // Define the registers and wires for the signals to monitor
11
                 clock, reset, hold;
12
     reg [7:0]
                 Data_in;
13
    wire [7:0] Data_out;
14
15
    //define the internal probes in the testbench for buffer
    wire [7:0] buffer; // New wire for observing buffer
16
17
     // Instantiate the unit under test (UUT)
18
19
    Differentiator #(8) UUT (
20
                              .Data_out(Data_out),
21
                              .Data_in(Data_in),
22
                              .hold(hold)
23
                              .clock(clock),
24
                              .reset(reset)
25
                             );
26
     // Assign buffer in testbench to buffer in the Unit under test
28
    assign buffer = UUT.buffer;
30
     // Instantiate the clock cycle
31
    always
32
33
        begin
34
           clock = 0;
35
           forever #5 clock = ~clock;
36
        end
37
38
    // Update Data_in at negative edge of the clock
39
    always @(posedge clock)
        begin
40
           Data_in = Data_in + 1; // Change this as needed
41
42
        end
43
44
    initial
45
        begin
46
           // Initialize all the inputs
47
           Data_in = 8'sd5;
48
           reset = 0:
49
           hold = 0;
50
51
           // Create a test scenario with the reset function
52
           #10 reset = 1;
53
54
           // Turn off reset and create a test scenario to check the buffer
55
           #10 reset = 0;
           Data_in = 8'sd15;
56
57
           #10 hold = 1;
58
59
           // Turn off hold and try different Data_in values to see Data_out
60
           #10 hold = 0;
61
           Data_in = -8'sd18;
           #10 Data_in = 8'sd23;
62
63
64
           // Reset to bring Data_out back to zero
65
           #10 reset = 1;
66
           #10 reset = 0;
67
           // Final test case to ensure differentiation works correctly after reset
68
69
           Data_in = 8'sd12;
```

#### Output table

```
5 Data_in = 6 Buffer = x Data_out = x
15 Data_in = 7 Buffer = 5 Data_out = 1
25 Data_in = 16 Buffer = 0 Data_out = 15
# @ Time =
# @ Time =
# @ Time =
                            35 Data in = 17 Buffer = 15 Data out = 1
# @ Time =
                             45 Data_in = 239 Buffer = 15 Data_out = 223
# @ Time =
                             55 Data_in = 24 Buffer = 238 Data_out = 41
# @ Time =
                             65 Data_in = 25 Buffer = 23 Data_out = 1
# 0 Time =
                             75 Data_in = 13 Buffer = 0 Data_out = 12
# @ Time =
# @ Time =
                             85 Data in = 235 Buffer = 12 Data out = 222
                             95 Data_in = 14 Buffer = 234 Data_out = 35
# @ Time =
# 0 Time =
                             105 Data_in = 8 Buffer = 13 Data_out = 250
```

Note that some of the Data\_in values and buffer values are missing. Below is the Bitwave show all Data\_in values and buffer values. The table above is a little misleading because of the equation below

- buffer = Previous Data in
- Data\_out = Data\_in previous Data\_in

#### **Bitwave**



#### Summary:

# @ high reset the following will occur

- buffer goes to zero
- Data\_in will keep its value since it is an external input but the buffer will remain zero
- Data\_out will still be [Data\_in buffer] but since buffer is zero therefore Data\_out will be Data\_in
- This Means that no filtering is occurring at high reset

# @ low rest and hold = 1 the following will happen

- buffer Keeps it current value
- Data\_in is not transferred to buffer
- Data\_out is still equal to [Data\_in buffer] but
- therefore @ hold = 1 the buffer is not updated

# @ hold = 0 and reset = 0 the following will occur

- buffer will store the previous Data\_in value
- Data\_out will be (Data\_in buffer)
- therefore, the buffer is update when hold is low and reset is low